IA3 2017

Seventh Workshop on Irregular Applications:

Architectures and Algorithms


To be held in conjunction with                                                     To be held in cooperation with

Sponsored by

Call for Papers

Irregular applications occur in many subject matters. While inherently parallel, they exhibit highly variable execution performance at a local level due to unpredictable memory access patterns and/or network transfers, divergent control structures, and data imbalances. Moreover, they often require fine-grain synchronization and communication on large-data structures such as graphs, trees, unstructured grids, tables, sparse matrices, deep nets, and their combinations (such as, for example, attributed graphs). They have a significant degree of latent parallelism, which however is difficult to exploit due to their complex behavior. Current high performance architectures rely on data locality and regular computation to reduce access latencies, and often do not cope well with the requirements of these applications. Furthermore, irregular applications are difficult to scale on current supercomputing machines, due to their limits in fine-grained synchronization and small data transfers.

Irregular applications pertain both to well established and emerging fields, such as machine learning, social network analysis, bioinformatics, semantic graph databases, Computer Aided Design (CAD), and computer security.  Many of these application areas also process massive sets of unstructured data, which keep growing exponentially. Addressing the issues of irregular applications on current and future architectures will become critical to solve the challenges in science and data analysis of the next few years.

This workshop seeks to explore solutions for supporting efficient execution of irregular applications in the form of new features at the level of the micro- and system-architecture, network, languages and libraries, runtimes, compilers, analysis, algorithms. Topics of interest, of both theoretical and practical significance, include but are not limited to:

* Micro- and System-architectures, including multi- and many-core designs, heterogeneous processors, accelerators (GPUs, vector processors, Automata processor), reconfigurable (coarse grained reconfigurable and FPGA designs) and custom processors

* Network architectures and interconnect (including high-radix networks, optical interconnects)

* Novel memory architectures and designs (including processors-in memory)

* Impact of new computing paradigms on irregular workloads (including neuromorphic processors and quantum computing)

* Modeling, simulation and evaluation of novel architectures with irregular workloads

* Innovative algorithmic techniques

* Combinatorial algorithms (graph algorithms, sparse linear algebra, etc.)

* Impact of irregularity on machine learning approaches

* Parallelization techniques and data structures for irregular workloads

* Data structures combining regular and irregular computations (e.g., attributed graphs)

* Approaches for managing massive unstructured datasets (including streaming data)

* Languages and programming models for irregular workloads

* Library and runtime support for irregular workloads

* Compiler and analysis techniques for irregular workloads

* High performance data analytics applications, including graph databases

Besides regular papers, papers describing work-in-progress or incomplete but sound, innovative ideas related to the workshop theme are also encouraged. We solicit both 8-page regular papers and 4-page position papers. Authors of exciting but not mature enough regular papers may be offered the option of a short 4-page paper and related short presentation.

Artifact Evaluation

For this edition of IA3, authors of accepted regular papers will be invited to formally submit their supporting materials to the Artifact Evaluation process, similarly to the process followed for SC17. The participation to the Artifact Evaluation process is voluntary and will not change decisions regarding the paper. However, papers that undergo the evaluation process will receive a seal of approval on the paper, and will be able to participate in the BEST PAPER AWARD selection. DIVIDIT will provide an Amazon Gift Voucher (valued $200) to the authors of the paper that passes artifact evaluation with the highest score and that shares the artifact in the CK (Collective Knowledge - https://github.com/ctuning/ck) format. Authors that go through the Artifact Evaluation process are also encouraged (but not mandated) to submit the supporting materials as “Source Materials” in the digital library. For details on how to submit supporting materials to the Artifact Evaluation process, please refer to: http://ctuning.org/ae/submission.html.

For any additional question on the Artifact Evaluation process please contact the Artifact Evaluation Chair Flavio Vella at flavio@dividiti.com.

Important Dates

Abstract submission:                                 22 August 2017 7 September 2017 - Extended!  

Position or full paper submission:             29 August 2017 7 September 2017 - Extended!

Notification of acceptance:                        3 October 2017

Camera-ready position and full papers:    10 October 2017

Workshop:                                                 13 November 2017


Submission site: https://easychair.org/conferences/?conf=ia32017

All submissions should be in double-column, single-spaced letter format, with at least one-inch margins on each side and respect the ACM standard proceedings templates (sigconf) available at: https://www.acm.org/publications/proceedings-template.

The proceedings of the workshop will be published in cooperation with ACM SIGHPC.

Submitted manuscripts may not exceed eight (8) pages in length for regular papers and four (4) pages for position papers including figures, tables and references.

For any question, please contact the organizers at antonino.tumeo@pnnl.gov, john.feo@pnnl.gov, and vitoGiovanni.castellana@pnnl.gov.